3维超大规模集成电路-2.5集成方案

首页 > 图书 > 科技/2020-08-05 / 加入收藏 / 阅读 [打印]
3维超大规模集成电路-2.5集成方案

3维超大规模集成电路-2.5集成方案

作者:邓仰东

开 本:16开

书号ISBN:9787302211655

定价:68.0

出版时间:2010-01-01

出版社:清华大学出版社

3维超大规模集成电路-2.5集成方案 本书特色

《3维超大规模集成电路:2.5维集成方案(英文版)》:3-Dimensional VLSI A 2.5-Dimensional Integration Scheme elaborates theconcept and importance of 3-Dimensional (3-D) VLSI. The authors havedeveloped a new 3-D IC integration paradigm, so-called 2.5-D integration,to address many problems that are hard to resolve using traditional non-monolithic integration schemes. The book also introduces major 3-D VLSIdesign issues that need to be solved by IC designers and Electronic DesignAutomation (EDA) developers. By treating 3-D integration in an integratedframework, the book provides important insights for semiconductorprocess engineers, IC designers, and those working in EDA R&D.

3维超大规模集成电路-2.5集成方案 内容简介

本书提出一种新的3维超大规模电路集成方案,即2.5维集成。根据这一集成方案实现的电子系统将由多层单片集成芯片叠加而成,芯片间将由极细小尺度的“垂直联线”实现电气连接。这一新集成方案能够在很大程度上克服积累成品率损失的问题。
  本书从制造成本和设计系统性能两方面探讨2.5维集成的可行性。首先,作者建立了一个成本分析模型来比较各种典型集成方案,分析数据表明2.5维集成具备制造成本上的优越性。从设计性能角度,作者完成了全定制和专用集成电路两种设计风格的一系列设计实例研究,从而证明了2.5维集成能够实现传统单片集成不能达到的系统性能。同时,为了实现2.5维/3维集成电路版图,作者也开发了**代2.5维/3维物理设计eda工具。
  本书适合集成电路工艺开发人员和决策人士、集成电路设计人员、电子设计自动化研发人员和决策人士参考。

3维超大规模集成电路-2.5集成方案 目录

list of figures and tables
introduction
 1.1 2.5-d integration
 1.2 enabling technologies
  1.2.1 fabrication technology
  1.2.2 testing methodology and fault tolerance technique
  1.2.3 design technology
 1.3 objectives and book organization
 references
a cost comparison of vlsi integration schemes
 2.1 non-monolithic integration schemes
  2.1.1 multiple-reticle wafer
  2.1.2 multiple chip module (mcm)
  2.1.3 three-dimensional (3-d) integration
 2.2 yield analysis of different vlsi integration approaches
  2.2.1 monolithic soc
  2.2.2 multiple-reticle wafer (mrw)
  2.2.3 three-dimensional (3-d) integration
  2.2.4 2.5-d system integration
  2.2.5 multi-chip module
  2.2.6 summing up
 2.3 observations
 references
3 design case studies
 3.1 crossbar
 3.2 a 2.5-d rambus dram architecture
  3.2.1 tackle the long bus wire
  3.2.2 serialized channel in the 3rd dimension
 3.3 a2.5-d redesign of piperench
  3.3.1 the 2.5-d implementation
  3.3.2 simulation results
 3.4 a2.5-d integrated microprocessor system
  3.4.1 a 2.5-d integrated microprocessor system
  3.4.2 an analytical performance model
  3.4.3 detailed performance simulation for reduced memory latency
  3.5 observations
  references
4 an automatic 2.5-d layout design flow
 4.1 a 2.5-d layout design framework
  4.1.1 2.5-d floorplanning
  4.1.2 2.5-d placement
  4.1.3 2.5-d global routing
 4.2 'observations
 references
fioorplanning for 2.5-d integration
 5.1 floorplan level evaluation--category 2 circuits
  5.1.1 technique
  5.1.2 results
 5.2 floorplan level evaluation--category 3 circuits
  5.2.1 technique
  5.2.2 results
 5.3 thermal driven floorplanning
  5.3.1 chip level thermal modeling and analysis for 2.5-d floorplanning
  5.3.2 coupled temperature and leakage estimation
  5.3.3 2.5-d thermal driven floorplanning techniques
  5.3.4 experimental results
 5.4 observations
 references
placement for 2.5-d integration
 6.1 pure standard cell designs
  6.1.1 placement techniques
  6.1.2 benchmarks and layout model
  6.1.3 evaluation of vertical partitioning strategies
  6.1.4 wire length scaling
  6.1.5 wire length reduction
  6.1.6 wire length vs. inter-chip contact pitch

 1/2    1 2 下一页 尾页

工业技术 电子通信 微电子学、集成电路(IC)

在线阅读

  • 最新内容
  • 相关内容
  • 网友推荐
  • 图文推荐